Abstract
This article investigates spin-transfer torque magnetic random access memories (STT-MRAMs) based on double-barrier magnetic tunnel junction (DMTJ) with two reference layers when operating at cryogenic temperatures. Our study is based on architecture-level estimations relying on preliminary bitcell-level electrical simulations, which have been carried out by exploiting a macrospin-based Verilog-A compact model of DMTJ, along with a 65 nm cryogenic-aware CMOS technology. Compared to conventional six-transistor static random access memory (6T-SRAM), DMTJ-based STT-MRAM proves to be faster under read access and less energy-hungry under both read/write accesses for medium to large memory sizes. Quantitatively, compared to its 6T-SRAM counterpart, a 2 MB DMTJ-based STT-MRAM operating at 77 K improves read access time by 28% and energy consumption by 52% and 38% for read and write operations, respectively. This is achieved while providing considerably lower leakage power (-98%) and a smaller on-chip area (by about $3\times $ ), at the only cost of worsened write access time.
Original language | American English |
---|---|
Article number | 9406050 |
Journal | IEEE Transactions on Magnetics |
Volume | 57 |
Issue number | 7 |
DOIs | |
State | Published - 1 Jul 2021 |
Keywords
- 77 K
- compact model
- cryogenic computing
- double-barrier magnetic tunnel junction (DMTJ)
- spin-transfer torque magnetic random access memory (STT-MRAM)
All Science Journal Classification (ASJC) codes
- Electronic, Optical and Magnetic Materials
- Electrical and Electronic Engineering