Abstract
The recently-discovered polar codes are seen as a major breakthrough in coding theory; they provably achieve the theoretical capacity of discrete memoryless channels using the low-complexity successive cancellation decoding algorithm. Motivated by recent developments in polar coding theory, we propose a family of efficient hardware implementations for successive cancellation (SC) polar decoders. We show that such decoders can be implemented with O(N) processing elements and O(N) memory elements. Furthermore, we show that SC decoding can be implemented in the logarithmic domain, thereby eliminating costly multiplication and division operations, and reducing the complexity of each processing element greatly. We also present a detailed architecture for an SC decoder and provide logic synthesis results confirming the linear complexity growth of the decoder as the code length increases.
Original language | English |
---|---|
Pages (from-to) | 305-315 |
Number of pages | 11 |
Journal | Journal of Signal Processing Systems |
Volume | 69 |
Issue number | 3 |
DOIs | |
State | Published - Dec 2012 |
Externally published | Yes |
Keywords
- Hardware implementation
- Polar codes
- Successive cancellation decoding
- VLSI
All Science Journal Classification (ASJC) codes
- Control and Systems Engineering
- Theoretical Computer Science
- Signal Processing
- Information Systems
- Modelling and Simulation
- Hardware and Architecture