@inbook{051013504e414ab59b03c371702bfbce,
title = "From Verification to Synthesis",
abstract = "Model checking methods are used to verify the correctness of digital circuits and code against their formal specification. In case of design or programming errors, they provide counterexample evidence of erroneous behavior. Model checking techniques suffer from inherent high complexity. New model checking methods attempt to speed it up and reduce the memory requirement. Recently, the more ambitious task of converting the formal specification automatically into correct-by-design code has gained significant progress. In this paper, automata-based techniques for model checking and automatic synthesis are described.",
author = "D. Peled",
year = "2015",
doi = "10.3233/978-1-61499-495-4-204",
language = "الإنجليزيّة",
isbn = "978-1-61499-494-7",
series = "NATO Science for Peace and Security Series - D: Information and Communication Security",
publisher = "IOS Press",
pages = "204--307",
editor = "A. Pretschner and D. Peled and M. Irlbeck",
booktitle = "Dependable Software Systems Engineering",
address = "بريطانيا",
}