C-AND: Mixed Writing Scheme for Disturb Reduction in 1T Ferroelectric FET Memory

Mor M. Dahan, Evelyn T. Breyer, Stefan Slesazeck, Thomas Mikolajick, Shahar Kvatinsky

Research output: Contribution to journalArticlepeer-review

Abstract

Ferroelectric field effect transistor (FeFET) memory has shown the potential to meet the requirements of the growing need for fast, dense, low-power, and non-volatile memories. In this paper, we propose a memory architecture named crossed-AND (C-AND), in which each storage cell consists of a single ferroelectric transistor. The write operation is performed using different write schemes and different absolute voltages, to account for the asymmetric switching voltages of the FeFET. It enables writing an entire wordline in two consecutive cycles and prevents current and power through the channel of the transistor. During the read operation, the current and power are mostly sensed at a single selected device in each column. The read scheme additionally enables reading an entire word without read errors, even along long bitlines. Our Simulations demonstrate that, in comparison to the previously proposed AND architecture, the C-AND architecture diminishes read errors, reduces write disturbs, enables the usage of longer bitlines, and saves up to 2.92X in memory cell area.

Original languageEnglish
Pages (from-to)1595-1605
Number of pages11
JournalIEEE Transactions on Circuits and Systems I: Regular Papers
Volume69
Issue number4
DOIs
StatePublished - 1 Apr 2022

Keywords

  • FeFETs
  • Ferroelectric field effect transistor (FeFET)
  • Logic gates
  • Microprocessors
  • Switches
  • Transistors
  • Voltage measurement
  • Writing
  • array architecture.
  • emerging memory technology
  • memory

All Science Journal Classification (ASJC) codes

  • Electrical and Electronic Engineering

Fingerprint

Dive into the research topics of 'C-AND: Mixed Writing Scheme for Disturb Reduction in 1T Ferroelectric FET Memory'. Together they form a unique fingerprint.

Cite this