@inproceedings{32099c6bc5f54bd8bd045d3d7358f6de,
title = "A 9pW/bit 400mV 3T Gain-Cell eDRAM for ULP Applications in 28 nm FD-SOI",
abstract = "The silicon area and power consumption of ultra-low power (ULP) applications is often dominated by embedded memories [1] , [2]. A popular approach for power reduction is scaling the supply voltage ( V DD ) down to the sub-threshold (sub- V T ) region, however, the conventional 6-transistor (6T) SRAM bitcell becomes unreliable at scaled voltages [3] , [4].",
author = "Amir Shalom and Alexander Fish and Adam Teman",
note = "Publisher Copyright: {\textcopyright} 2019 IEEE.; 2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2019 ; Conference date: 14-10-2019 Through 17-10-2019",
year = "2019",
month = oct,
day = "14",
doi = "10.1109/S3S46989.2019.9320704",
language = "الإنجليزيّة",
series = "2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2019",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
booktitle = "2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2019",
address = "الولايات المتّحدة",
}